

Data sheet acquired from Harris Semiconductor SCHS146F

## CD74HC137, CD74HCT137, CD54HC237, CD74HC237, CD74HCT237

## High-Speed CMOS Logic, 3- to 8-Line Decoder/Demultiplexer with Address Latches

March 1998 - Revised October 2003

#### **Features**

- · Select One of Eight Data Outputs
  - Active Low for CD74HC137 and CD74HCT137
  - Active High for 'HC237 and CD74HCT237
- I/O Port or Memory Selector
- · Two Enable Inputs to Simplify Cascading
- Typical Propagation Delay of 13ns at V<sub>CC</sub> = 5V, 15pF, T<sub>A</sub> = 25°C (CD74HC237)
- Fanout (Over Temperature Range)
  - Standard Outputs................................ 10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Wide Operating Temperature Range . . . -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30%, of  $V_{CC}$  at  $V_{CC}$  = 5V
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,
     V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
  - CMOS Input Compatibility,  $I_I \le 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

#### Description

The CD74HC137, CD74HCT137, 'HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.

Both circuits have three binary select inputs (A0, A1 and A2) that can be latched by an active High Latch Enable (LE) signal to isolate the outputs from select-input changes. A "Low" LE makes the output transparent to the input and the circuit functions as a one-of-eight decoder. Two Output Enable inputs  $(\overline{OE}_1)$  and  $OE_0$  are provided to simplify cascading and to facilitate demultiplexing. The demultiplexing function is accomplished by using the  $A_0$ ,  $A_1$ ,  $A_2$  inputs to select the desired output and using one of the other Output Enable inputs as the data input while holding the other Output Enable input in its active state. In the CD74HC137 and CD74HCT137 the selected output is a "Low"; in the 'HC237 and CD74HCT237 the selected output is a "High".

#### **Ordering Information**

| PART NUMBER   | TEMP. RANGE<br>(°C) | PACKAGE      |
|---------------|---------------------|--------------|
| CD54HC237F3A  | -55 to 125          | 16 Ld CERDIP |
| CD74HC137E    | -55 to 125          | 16 Ld PDIP   |
| CD74HC137PW   | -55 to 125          | 16 Ld TSSOP  |
| CD74HC137PWR  | -55 to 125          | 16 Ld TSSOP  |
| CD74HC137PWT  | -55 to 125          | 16 Ld TSSOP  |
| CD74HC237E    | -55 to 125          | 16 Ld PDIP   |
| CD74HC237M    | -55 to 125          | 16 Ld SOIC   |
| CD74HC237MT   | -55 to 125          | 16 Ld SOIC   |
| CD74HC237M96  | -55 to 125          | 16 Ld SOIC   |
| CD74HC237NSR  | -55 to 125          | 16 Ld SOP    |
| CD74HC237PW   | -55 to 125          | 16 Ld TSSOP  |
| CD74HC237PWR  | -55 to 125          | 16 Ld TSSOP  |
| CD74HC237PWT  | -55 to 125          | 16 Ld TSSOP  |
| CD74HCT137E   | -55 to 125          | 16 Ld PDIP   |
| CD74HCT137MT  | -55 to 125          | 16 Ld SOIC   |
| CD74HCT137M96 | -55 to 125          | 16 Ld SOIC   |
| CD74HCT237E   | -55 to 125          | 16 Ld PDIP   |

NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250.

#### **Pinout**

# CD54HC237 (CERDIP) CD74HC137 (PDIP, TSSOP) CD74HCT137 (PDIP, SOIC) CD74HC237 (PDIP, SOIC, SOP, TSSOP) CD74HCT237 (PDIP) TOP VIEW



#### Functional Diagram



#### 'HC137, 'HCT137 TRUTH TABLE

|    |                 | INP             | UTS            |                |                |                  |                                                                          |                  | OUTI | PUTS       |                |            |    |  |
|----|-----------------|-----------------|----------------|----------------|----------------|------------------|--------------------------------------------------------------------------|------------------|------|------------|----------------|------------|----|--|
| LE | OE <sub>0</sub> | ŌE <sub>1</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | $\overline{Y}_0$ | <b>₹</b> 1                                                               | $\overline{Y}_2$ | ₹3   | <b>₹</b> 4 | ₹ <sub>5</sub> | <b>₹</b> 6 | ₹7 |  |
| Х  | Х               | Н               | Х              | Х              | Х              | Н                | Н                                                                        | Н                | Н    | Н          | Н              | Н          | Н  |  |
| Х  | L               | Х               | Х              | Х              | Х              | Н                | Н                                                                        | Н                | Н    | Н          | Н              | Н          | Н  |  |
| L  | Н               | L               | L              | L              | L              | L                | Н                                                                        | Н                | Н    | Н          | Н              | Н          | Н  |  |
| L  | Н               | L               | L              | L              | Н              | Н                | L                                                                        | Н                | Н    | Н          | Н              | Н          | Н  |  |
| L  | Н               | L               | L              | Н              | L              | Н                | Н                                                                        | L                | Н    | Н          | Н              | Н          | Н  |  |
| L  | Н               | L               | L              | Н              | Н              | Н                | Н                                                                        | Н                | L    | Н          | Н              | Н          | Н  |  |
| L  | Н               | L               | Н              | L              | L              | Н                | Н                                                                        | Н                | Н    | L          | Н              | Н          | Н  |  |
| L  | Н               | L               | Н              | L              | Н              | Н                | Н                                                                        | Н                | Н    | Н          | L              | Н          | Н  |  |
| L  | Н               | L               | Н              | Н              | L              | Н                | Н                                                                        | Н                | Н    | Н          | Н              | L          | Н  |  |
| L  | Н               | L               | Н              | Н              | Н              | Н                | Н                                                                        | Н                | Н    | Н          | Н              | Н          | L  |  |
| Н  | Н               | L               | Х              | Х              | Х              | Depend           | Depends upon the address previously applied while LE was at a logic low. |                  |      |            |                |            |    |  |

H = High Voltage Level, L = Low Voltage Level, X = Don't Care

#### 'HC237, 'HCT237 TRUTH TABLE

|    |                 | INP             | UTS            |                |                |                                                                          |                |                | OUTI           | PUTS           |                |                |                |
|----|-----------------|-----------------|----------------|----------------|----------------|--------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| LE | OE <sub>0</sub> | OE <sub>1</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Y <sub>0</sub>                                                           | Y <sub>1</sub> | Y <sub>2</sub> | Y <sub>3</sub> | Y <sub>4</sub> | Y <sub>5</sub> | Y <sub>6</sub> | Y <sub>7</sub> |
| Х  | Х               | Н               | Х              | Х              | Х              | L                                                                        | L              | L              | L              | L              | L              | L              | L              |
| Х  | L               | Х               | Х              | Х              | Х              | L                                                                        | L              | L              | L              | L              | L              | L              | L              |
| L  | Н               | L               | L              | L              | L              | Н                                                                        | L              | L              | L              | L              | L              | L              | L              |
| L  | Н               | L               | L              | L              | Н              | L                                                                        | Н              | L              | L              | L              | L              | L              | L              |
| L  | Н               | L               | L              | Н              | L              | L                                                                        | L              | Н              | L              | L              | L              | L              | L              |
| L  | Н               | L               | L              | Н              | Н              | L                                                                        | L              | L              | Н              | L              | L              | L              | L              |
| L  | Н               | L               | Н              | L              | L              | L                                                                        | L              | L              | L              | Н              | L              | L              | L              |
| L  | Н               | L               | Н              | L              | Н              | L                                                                        | L              | L              | L              | L              | Н              | L              | L              |
| L  | Н               | L               | Н              | Н              | L              | L                                                                        | L              | L              | L              | L              | L              | Н              | L              |
| L  | Н               | L               | Н              | Н              | Н              | L                                                                        | L              | L              | L              | L              | L              | L              | Н              |
| Н  | Н               | L               | Х              | Х              | Х              | Depends upon the address previously applied while LE was at a logic low. |                |                |                |                |                |                |                |

H = High Voltage Level, L = Low Voltage Level, X = Don't Care



#### 

#### 

#### **Operating Conditions**

| Temperature Range (T <sub>A</sub> )55°C to 125°C                                  |
|-----------------------------------------------------------------------------------|
| Supply Voltage Range, V <sub>CC</sub>                                             |
| HC Types2V to 6V                                                                  |
| HCT Types                                                                         |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> |
| Input Rise and Fall Time                                                          |
| 2V                                                                                |
| 4.5V 500ns (Max)                                                                  |
| 6V                                                                                |

#### **Thermal Information**

| Package Thermal Impedance, $\theta_{JA}$ (see Note 1): |
|--------------------------------------------------------|
| E (PDIP) Package                                       |
| M (SOIC) Package73°C/M                                 |
| NS (SOP) Package64°C/M                                 |
| PW (TSSOP) Package                                     |
| Maximum Junction Temperature                           |
| Maximum Storage Temperature Range65°C to 150°C         |
| Maximum Lead Temperature (Soldering 10s)300°C          |
| (SOIC - Lead Tips Only)                                |
|                                                        |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DC Electrical Specifications**

|                          |                 | TES<br>CONDI                       |                     | V <sub>CC</sub> |      | 25°C |      | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |
|--------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|---------|----------------------|-------|
| PARAMETER                | SYMBOL          | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (V)             | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX                  | UNITS |
| HC TYPES                 |                 |                                    |                     |                 |      |      |      |         |        |         |                      |       |
| High Level Input         | V <sub>IH</sub> | -                                  | -                   | 2               | 1.5  | i    | -    | 1.5     | -      | 1.5     | -                    | V     |
| Voltage                  |                 |                                    |                     | 4.5             | 3.15 | -    | -    | 3.15    | -      | 3.15    | -                    | V     |
|                          |                 |                                    |                     | 6               | 4.2  | -    | -    | 4.2     | -      | 4.2     | -                    | V     |
| Low Level Input          | V <sub>IL</sub> | -                                  | -                   | 2               | -    | -    | 0.5  | -       | 0.5    | -       | 0.5                  | V     |
| Voltage                  |                 |                                    |                     | 4.5             | -    | -    | 1.35 | -       | 1.35   | -       | 1.35                 | V     |
|                          |                 |                                    |                     | 6               | -    | -    | 1.8  | -       | 1.8    | -       | 1.8                  | V     |
| High Level Output        | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 2               | 1.9  | -    | -    | 1.9     | -      | 1.9     | -                    | V     |
| Voltage<br>CMOS Loads    |                 |                                    | -0.02               | 4.5             | 4.4  | -    | -    | 4.4     | -      | 4.4     | -                    | V     |
|                          |                 |                                    | -0.02               | 6               | 5.9  | -    | -    | 5.9     | -      | 5.9     | -                    | V     |
| High Level Output        | 1               |                                    | -                   | -               | -    | -    | -    | -       | -      | -       | -                    | V     |
| Voltage<br>TTL Loads     |                 |                                    | -4                  | 4.5             | 3.98 | -    | -    | 3.84    | -      | 3.7     | -                    | V     |
|                          |                 |                                    | -5.2                | 6               | 5.48 | -    | -    | 5.34    | -      | 5.2     | -                    | V     |
| Low Level Output         | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 2               | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
| Voltage<br>CMOS Loads    |                 |                                    | 0.02                | 4.5             | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
|                          |                 |                                    | 0.02                | 6               | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |
| Low Level Output         | 1               |                                    | -                   | -               | -    | -    | -    | -       | -      | -       | -                    | V     |
| Voltage<br>TTL Loads     |                 |                                    | 4                   | 4.5             | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |
|                          |                 |                                    | 5.2                 | 6               | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |
| Input Leakage<br>Current | Ι <sub>Ι</sub>  | V <sub>CC</sub> or<br>GND          | -                   | 6               | -    | -    | ±0.1 | -       | ±1     | -       | ±1                   | μА    |

#### DC Electrical Specifications (Continued)

|                                                                      |                              | TES<br>CONDI                       |                     | v <sub>cc</sub> |      | 25°C |      | -40°C 1 | O 85°C | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (V)             | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX     | UNITS |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND          | 0                   | 6               | -    | -    | 8    | -       | 80     | -       | 160     | μΑ    |
| HCT TYPES                                                            |                              |                                    |                     |                 |      |      |      |         |        |         |         |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                  | -                   | 4.5 to<br>5.5   | 2    | -    | -    | 2       | -      | 2       | -       | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                  | -                   | 4.5 to<br>5.5   | -    | -    | 0.8  | -       | 0.8    | -       | 0.8     | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 4.5             | 4.4  | -    | -    | 4.4     | -      | 4.4     | -       | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                    | -4                  | 4.5             | 3.98 | -    | -    | 3.84    | -      | 3.7     | -       | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 4.5             | -    | -    | 0.1  | -       | 0.1    | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                    | 4                   | 4.5             | -    | -    | 0.26 | -       | 0.33   | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | lı                           | V <sub>CC</sub> and<br>GND         | 0                   | 5.5             | -    | -    | ±0.1 | -       | ±1     | -       | ±1      | μΑ    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND          | 0                   | 5.5             | -    | -    | 8    | -       | 80     | -       | 160     | μΑ    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1            | -                   | 4.5 to<br>5.5   | -    | 100  | 360  | -       | 450    | -       | 490     | μА    |

#### NOTE:

#### **HCT Input Loading Table**

| INPUT | UNIT LOADS |
|-------|------------|
| All   | 1.5        |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Table, e.g., 360µA max at  $25^{\rm o}C.$ 

#### **Prerequisite For Switching Specifications**

|                                 |                | v <sub>cc</sub> | 25°C |     |     | -40°C T | O 85°C | -55°C T |     |       |
|---------------------------------|----------------|-----------------|------|-----|-----|---------|--------|---------|-----|-------|
| PARAMETER                       | SYMBOL         | (V)             | MIN  | TYP | MAX | MIN     | MAX    | MIN     | MAX | UNITS |
| HC TYPES                        |                |                 | -    | -   | -   |         | -      | -       |     |       |
| A <sub>n</sub> to LE Setup Time | tsu            | 2               | 50   | -   | -   | 65      | -      | 75      | -   | ns    |
|                                 |                | 4.5             | 10   | -   | -   | 13      | -      | 15      | -   | ns    |
|                                 |                | 6               | 9    | -   | -   | 11      | -      | 13      | -   | ns    |
| A <sub>n</sub> to LE Hold Time  | t <sub>H</sub> | 2               | 30   | -   | -   | 40      | -      | 45      | -   | ns    |
|                                 |                | 4.5             | 6    | -   | -   | 8       | -      | 9       | -   | ns    |
|                                 |                | 6               | 5    | -   | -   | 7       | -      | 8       | -   | ns    |

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

## Prerequisite For Switching Specifications (Continued)

|                     |                 | v <sub>cc</sub> |     | 25°C |     | -40°C T | O 85°C | -55°C T |     |       |  |
|---------------------|-----------------|-----------------|-----|------|-----|---------|--------|---------|-----|-------|--|
| PARAMETER           | SYMBOL          | (V)             | MIN | TYP  | MAX | MIN     | MAX    | MIN     | MAX | UNITS |  |
| LE Pulse Width      | t <sub>W</sub>  | 2               | 50  | -    | -   | 65      | -      | 75      | -   | ns    |  |
|                     |                 | 4.5             | 10  | -    | -   | 13      | -      | 15      | -   | ns    |  |
|                     |                 | 6               | 9   | -    | -   | 1       | -      | 13      | -   | ns    |  |
| HCT TYPES           | ICT TYPES       |                 |     |      |     |         |        |         |     |       |  |
| An to LE Setup Time | t <sub>SU</sub> | 4.5             | 10  | -    | -   | 13      | -      | 15      | -   | ns    |  |
| An to LE Hold Time  |                 |                 |     |      |     |         |        |         |     |       |  |
| CD74HCT137          | t <sub>H</sub>  | 4.5             | 7   | -    | -   | 9       | -      | 11      | -   | ns    |  |
| CD74HCT237          | t <sub>H</sub>  | 4.5             | 5   | -    | -   | 5       | -      | 5       | -   | ns    |  |
| LE Pulse Width      | t <sub>W</sub>  | 4.5             | 10  | -    | -   | 13      | -      | 15      | -   | ns    |  |

#### Switching Specifications Input $t_{\rm f},\,t_{\rm f}=6{\rm ns}$

|                                                             |                                     | TEST                      |                     |     | 25°C   |         |     | С ТО<br>°С | -55°C TO 125°C |          |       |
|-------------------------------------------------------------|-------------------------------------|---------------------------|---------------------|-----|--------|---------|-----|------------|----------------|----------|-------|
| PARAMETER                                                   | SYMBOL                              | CONDITIONS                | V <sub>CC</sub> (V) | MIN | TYP    | MAX     | MIN | MAX        | MIN            | MAX      | UNITS |
| HC TYPES                                                    | •                                   |                           |                     |     |        |         |     |            | •              | •        |       |
| Propagation Delay<br>CD74HC137, CD74HCT137                  | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF     | 2                   | -   | -      | 180     | -   | 225        | -              | 270      | ns    |
| An to any $\overline{Y}$                                    |                                     |                           | 4.5                 | -   | -      | 36      | -   | 45         | -              | 54       | ns    |
|                                                             |                                     |                           | 6                   | -   | -      | 31      | -   | 38         | -              | 46       | ns    |
| Propagation Delay<br>'HC237, CD74HCT237                     | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF     | 2                   | -   | -      | 160     | -   | 200        | -              | 240      | ns    |
| An to any Y                                                 |                                     |                           | 4.5                 | -   | -      | 32      | -   | 40         | -              | 48       | ns    |
|                                                             |                                     |                           | 6                   | -   | -      | 27      | -   | 34         | -              | 41       | ns    |
| Address to Output                                           |                                     |                           |                     |     |        |         |     |            |                |          |       |
| CD74HC137                                                   | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF     | 5                   | 5   | 15     | -       | -   | -          | -              | -        | ns    |
| 'HC237                                                      | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF     | 5                   | -   | 13     | -       | -   | -          | -              | -        | ns    |
| $OE_0$ to any $\overline{Y}$ or $Y$                         | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF     | 2                   | -   | -      | 145     | -   | 180        | -              | 220      | ns    |
|                                                             |                                     |                           | 4.5                 | -   | -      | 29      | -   | 36         | -              | 44       | ns    |
|                                                             |                                     |                           | 6                   | -   | -      | 25      | -   | 31         | -              | 38       | ns    |
| $\overline{OE}_1$ to any $\overline{Y}$ or $Y$              | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF     | 2                   | -   | -      | 145     | -   | 180        | -              | 220      | ns    |
|                                                             |                                     |                           | 4.5                 | -   | -      | 29      | -   | 36         | -              | 44       | ns    |
|                                                             |                                     |                           | 6                   | -   | -      | 25      | -   | 31         | -              | 38       | ns    |
| LE to any $\overline{Y}$ or $Y$                             | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF     | 2                   | -   | -      | 190     | -   | 240        | -              | 285      | ns    |
|                                                             |                                     |                           | 4.5                 | -   | -      | 38      | -   | 48         | -              | 57       | ns    |
|                                                             |                                     |                           | 6                   | -   | -      | 32      | -   | 41         | -              | 48       | ns    |
| Power Dissipation<br>Capacitance, (Notes 3, 4)<br>CD74HC137 | Con                                 | C <sub>L</sub> = 15pF     | 5                   | -   | 19     | _       | _   | _          | _              | _        | pF    |
| 'HC237                                                      | C <sub>PD</sub>                     | $C_L = 15pF$ $C_L = 15pF$ | 5                   |     | 23     |         |     | <u> </u>   | <u> </u>       | <u> </u> | рF    |
| Output Transition Time                                      |                                     | $C_L = 15pF$ $C_L = 50pF$ | 2                   | -   | -      | -<br>75 |     | 95         | _              | 110      | ns    |
| Output Hansidon Hille                                       | t <sub>TLH</sub> , t <sub>THL</sub> | O[ - 20hr                 | 4.5                 |     | -<br>- | 15      |     | 19         |                | 22       | ns    |
|                                                             |                                     |                           | 6                   |     |        | 13      |     | 16         |                | 19       | ns    |
| Input Capacitance                                           | C <sub>I</sub>                      | -                         | -                   | -   | -      | 10      | -   | 10         | -              | 10       | pF    |

#### Switching Specifications Input t<sub>r</sub>, t<sub>f</sub> = 6ns (Continued)

|                                                   |                                     | TEST                  | TEST                |     | 25°C |     | -40°C TO<br>85°C |     | -55°C TO 125°C |     |       |
|---------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|------------------|-----|----------------|-----|-------|
| PARAMETER                                         | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | MIN | TYP  | MAX | MIN              | MAX | MIN            | MAX | UNITS |
| HCT TYPES                                         |                                     |                       |                     |     |      |     |                  |     |                |     |       |
| Propagation Delay An to any $\overline{Y}$ or $Y$ | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 38  | ı                | 48  | -              | 57  | ns    |
| Address to Output                                 | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5                   | -   | 16   | -   | -                | -   | -              | -   | ns    |
| OE <sub>0</sub> to any Y (HC137)                  | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 35  | -                | 44  | -              | 53  | ns    |
| $OE_0$ to any $\overline{Y}$ (HC237)              | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 33  | -                | 41  | -              | 60  | ns    |
| OE <sub>1</sub> to any Y (HC137)                  | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 37  | -                | 46  | -              | 56  | ns    |
| OE <sub>1</sub> to any Y (HC237)                  | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 35  | -                | 44  | -              | 53  | ns    |
| LE to any Y (HC137)                               | t <sub>TLH</sub> , t <sub>THL</sub> | CL = 50pF             | 4.5                 | -   | -    | 44  | -                | 55  | -              | 66  | ns    |
| LE to any Y (HC237)                               | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5                 | -   | -    | 42  | -                | 53  | -              | 63  | ns    |
| Power Dissipation<br>Capacitance, (Notes 3, 4)    |                                     |                       |                     |     |      |     |                  |     |                |     |       |
| CD74HC137                                         | C <sub>PD</sub>                     | C <sub>L</sub> = 15pF | 5                   | -   | 19   | -   | -                | -   | -              | -   | pF    |
| 'HC237                                            | C <sub>PD</sub>                     | C <sub>L</sub> = 15pF | 5                   | 1   | 23   | -   | -                | -   |                | -   | pF    |
| Output Transition Time                            | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5                 |     |      | 15  |                  | 19  |                | 22  | ns    |
| Input Capacitance                                 | C <sub>I</sub>                      | -                     | -                   | -   | -    | 10  | -                | 10  | -              | 10  | pF    |

#### NOTES:

- 3.  $C_{\mbox{\scriptsize PD}}$  is used to determine the dynamic power consumption, per gate.
- 4.  $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$  where:  $f_i = Input$  Frequency,  $C_L = Output$  Load Capacitance,  $V_{CC} = Supply$  Voltage.

#### Test Circuits and Waveforms



NOTE: Outputs should be switching from 10%  $V_{CC}$  to 90%  $V_{CC}$  in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC



NOTE: Outputs should be switching from 10%  $V_{CC}$  to 90%  $V_{CC}$  in accordance with device truth table. For  $f_{MAX}$ , input duty cycle = 50%.

FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH



FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC

## Test Circuits and Waveforms (Continued)



FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS



FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS





24-Aug-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status Package Type Package Drawing Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) |       | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples                    |           |                        |            |                                |         |
|------------------|------------------------------------------------------------------------------------------------------|-------|---------------|--------------|----------------------|----------------------------|-----------|------------------------|------------|--------------------------------|---------|
| 5962-8860601EA   | ACTIVE                                                                                               | CDIP  | J             | 16           | 1                    | TBD                        | A42       | N / A for Pkg Type     | -55 to 125 | 5962-8860601EA<br>CD54HC237F3A | Samples |
| CD54HC237F       | ACTIVE                                                                                               | CDIP  | J             | 16           | 1                    | TBD                        | A42       | A42 N / A for Pkg Type |            | CD54HC237F                     | Samples |
| CD54HC237F3A     | ACTIVE                                                                                               | CDIP  | J             | 16           | 1                    | TBD                        | A42       | N / A for Pkg Type     | -55 to 125 | 5962-8860601EA<br>CD54HC237F3A | Samples |
| CD74HC137E       | ACTIVE                                                                                               | PDIP  | N             | 16           | 25                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type     | -55 to 125 | CD74HC137E                     | Samples |
| CD74HC137PW      | ACTIVE                                                                                               | TSSOP | PW            | 16           | 90                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HJ137                          | Samples |
| CD74HC137PWR     | ACTIVE                                                                                               | TSSOP | PW            | 16           | 2000                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HJ137                          | Samples |
| CD74HC237E       | ACTIVE                                                                                               | PDIP  | N             | 16           | 25                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type     | -55 to 125 | CD74HC237E                     | Samples |
| CD74HC237EE4     | ACTIVE                                                                                               | PDIP  | N             | 16           | 25                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type     | -55 to 125 | CD74HC237E                     | Samples |
| CD74HC237M       | ACTIVE                                                                                               | SOIC  | D             | 16           | 40                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HC237M                         | Samples |
| CD74HC237M96     | ACTIVE                                                                                               | SOIC  | D             | 16           | 2500                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HC237M                         | Samples |
| CD74HC237M96G4   | ACTIVE                                                                                               | SOIC  | D             | 16           | 2500                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HC237M                         | Samples |
| CD74HC237ME4     | ACTIVE                                                                                               | SOIC  | D             | 16           | 40                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HC237M                         | Samples |
| CD74HC237NSR     | ACTIVE                                                                                               | SO    | NS            | 16           | 2000                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HC237M                         | Samples |
| CD74HC237PWR     | ACTIVE                                                                                               | TSSOP | PW            | 16           | 2000                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HJ237                          | Samples |
| CD74HC237PWT     | ACTIVE                                                                                               | TSSOP | PW            | 16           | 250                  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HJ237                          | Samples |
| CD74HCT137E      | ACTIVE                                                                                               | PDIP  | N             | 16           | 25                   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | N / A for Pkg Type     | -55 to 125 | CD74HCT137E                    | Samples |
| CD74HCT137M96    | ACTIVE                                                                                               | SOIC  | D             | 16           | 2500                 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM     | -55 to 125 | HCT137M                        | Samples |



#### PACKAGE OPTION ADDENDUM

24-Aug-2018

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD74HCT137MT     | ACTIVE | SOIC         | D       | 16   | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT137M        | Samples |
| CD74HCT137MTE4   | ACTIVE | SOIC         | D       | 16   | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | HCT137M        | Samples |
| CD74HCT237E      | ACTIVE | PDIP         | N       | 16   | 25  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74HCT237E    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





24-Aug-2018

#### OTHER QUALIFIED VERSIONS OF CD54HC237, CD74HC237:

• Military: CD54HC237

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

#### PACKAGE MATERIALS INFORMATION

www.ti.com 18-Aug-2014

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HC137PWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD74HC237M96  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC237NSR  | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD74HC237PWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD74HC237PWT  | TSSOP           | PW                 | 16 | 250  | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD74HCT137M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 18-Aug-2014



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC137PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| CD74HC237M96  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| CD74HC237NSR  | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD74HC237PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| CD74HC237PWT  | TSSOP        | PW              | 16   | 250  | 367.0       | 367.0      | 35.0        |
| CD74HCT137M96 | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

### NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated